DocumentCode :
1702782
Title :
An 8-bit 1 Gsps CMOS pipeline ADC
Author :
Kim, Yun-Jeong ; Ja-Hyun Koo ; Won-Joo Yun ; Lim, Shin-Ll ; Kim, Suki
Author_Institution :
Dept. of Electron. Eng., Korea Univ., Seoul, South Korea
fYear :
2004
Firstpage :
424
Lastpage :
425
Abstract :
An 8-bit 1Gsamples/s CMOS pipeline ADC(analog to digital converter) is designed with an open loop circuit design technique. To achieve the 1 GHz sampling rate, an interleaving technique is used. To get low power consumption and small die area, common blocks, such as, a reference string, bias blocks, interpolation amplifiers and pre-amplifiers in comparator are shared. At the 1 GHz sampling rate, simulation results show that the power consumption is 400 mW including digital logic with a power supply of 1.8 V and the SNDR of 45 dB with an input frequency of 207 MHz. The proposed ADC was designed with 0.18 μm 6-Metal 1-Poly CMOS process and occupies an die area of 800 μm × 950 μm. The prototype device is now under fabrication.
Keywords :
CMOS integrated circuits; analogue-digital conversion; low-power electronics; pipeline processing; 1.8 V; 400 mW; 8 bit; CMOS pipeline ADC; CMOS process; FFT simulation; bias blocks; double sampling; interleaving technique; interpolation amplifiers; low power consumption; open loop circuit design; reference string; shared common blocks; small die area; CMOS digital integrated circuits; CMOS logic circuits; Circuit simulation; Circuit synthesis; Energy consumption; Interleaved codes; Interpolation; Logic devices; Pipelines; Sampling methods;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced System Integrated Circuits 2004. Proceedings of 2004 IEEE Asia-Pacific Conference on
Print_ISBN :
0-7803-8637-X
Type :
conf
DOI :
10.1109/APASIC.2004.1349520
Filename :
1349520
Link To Document :
بازگشت