DocumentCode :
1703684
Title :
A 66Gb/s 46mW 3-tap decision-feedback equalizer in 65nm CMOS
Author :
Yue Lu ; Alon, Elad
Author_Institution :
Univ. of California, Berkeley, Berkeley, CA, USA
fYear :
2013
Firstpage :
30
Lastpage :
31
Abstract :
Given the continuously climbing data rates of high-speed I/O´s, equalizer circuits-and particularly decision-feedback equalizer (DFE) designs-are being pushed to operate at ever-higher speeds. At 20 to 40Gb/s data-rates, loop-unrolled DFEs are widely adopted to relieve the feedback timing constraints of the initial tap(s) [1]. However, loop-unrolling introduces additional delay into the critical paths of later (non-unrolled) DFE taps due to the selection MUXes, and with its exponential growth in complexity, does not scale well as the number of unrolled taps increases. Perhaps due to this challenge, no multi-tap DFE solutions with single pJ/bit efficiencies have yet been demonstrated at data rates >40Gb/s.
Keywords :
CMOS integrated circuits; decision feedback equalisers; 3-tap decision feedback equalizer; CMOS technology; bit rate 20 Gbit/s to 40 Gbit/s; bit rate 66 Gbit/s; feedback timing constraints; power 46 mW; size 65 nm; Bit error rate; CMOS integrated circuits; Clocks; Decision feedback equalizers; Delays; Finite impulse response filters; Latches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference Digest of Technical Papers (ISSCC), 2013 IEEE International
Conference_Location :
San Francisco, CA
ISSN :
0193-6530
Print_ISBN :
978-1-4673-4515-6
Type :
conf
DOI :
10.1109/ISSCC.2013.6487623
Filename :
6487623
Link To Document :
بازگشت