Title :
Bus-based COMA-reducing traffic in shared-bus multiprocessors
Author :
Landin, Anders ; Dahlgren, Fredrik
Author_Institution :
Swedish Inst. of Comput. Sci., Kista, Sweden
Abstract :
A problem with bus-based shared-memory multiprocessors is that the shared bus rapidly becomes a bottleneck in the machine, effectively limiting the machine size to somewhere between ten and twenty processors. We propose a new architecture, the bus-based COMA (BB-COMA) that addresses this problem. Compared to the standard UMA architecture, the BE-COMA has lower requirements on bus bandwidth. We have used program-driven simulation to study the two architectures running applications from the SPLASH suite. We observed a traffic reduction of up to 70% for BB-COMA, with an average of 46%, for the programs studied. The results indicate that the BB-COMA is an interesting candidate architecture for future implementations of shared-bus multiprocessors
Keywords :
cache storage; memory architecture; shared memory systems; SPLASH; bus-based COMA; cache only memory architecture; program-driven simulation; shared-bus multiprocessors; shared-memory multiprocessors; standard UMA architecture; Aggregates; Bandwidth; Clocks; Computer architecture; Computer graphics; Computer science; Memory architecture; Silicon; Testing; Traffic control;
Conference_Titel :
High-Performance Computer Architecture, 1996. Proceedings., Second International Symposium on
Conference_Location :
San Jose, CA
Print_ISBN :
0-8186-7237-4
DOI :
10.1109/HPCA.1996.501177