DocumentCode :
1705450
Title :
Parallel intersecting compressed bit vectors in a high speed query server for processing postal addresses
Author :
Yang, Wen-jann ; Sridhar, Ramalingam ; Demjanenko, Victor
Author_Institution :
Dept. of Electr. & Comput. Eng., State Univ. of New York, Buffalo, NY, USA
fYear :
1996
Firstpage :
232
Lastpage :
241
Abstract :
A parallel architecture is proposed for a high speed query server to process postal addresses with several fields. For a given component in a field, the offset addresses of records which contain the component in a postal address database are coded into a Compressed Bit Vector (CBV). Finding the appropriate CBVs and performing intersections to get matching offset addresses are key bottleneck for the performance in the query server. They are accomplished by a specialized hardware embedded in a general purpose computer for a cost effective solution. This hardware directly operates on the CBVs using parallel schemes. The architecture and algorithms for expanding a CBV, for synchronizing the parallel processing of the processing units, and for balancing the load in the pipelined stages are presented with simulation results
Keywords :
file servers; parallel architectures; query processing; general purpose computer; high speed query server; offset addresses; parallel architecture; parallel intersecting compressed bit vectors; postal addresses processing; specialized hardware; Computational modeling; Computer architecture; Costs; Databases; Embedded computing; Hardware; High performance computing; Parallel architectures; Parallel processing; System performance;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
High-Performance Computer Architecture, 1996. Proceedings., Second International Symposium on
Conference_Location :
San Jose, CA
Print_ISBN :
0-8186-7237-4
Type :
conf
DOI :
10.1109/HPCA.1996.501189
Filename :
501189
Link To Document :
بازگشت