Title :
Two adaptive hybrid cache coherency protocols
Author :
Anderson, Craig ; Karlin, Anna R.
Author_Institution :
Apple Comput. Inc., Cupertino, CA, USA
Abstract :
We present and evaluate adaptive, hybrid cache coherence protocols for bus-based, shared-memory multiprocessors. Such protocols are motivated by the observation that sharing patterns vary substantially between different programs and even cache blocks within the same program. Performance measurements across a range of parallel applications indicate that the adaptive protocols we present perform well compared to both write-invalidate and write-update protocols
Keywords :
memory protocols; performance evaluation; shared memory systems; adaptive hybrid cache coherency protocols; cache blocks; performance measurements; shared-memory multiprocessors; write-invalidate protocols; write-update protocols; Access protocols; Broadcasting; Computer science; Costs; Counting circuits; Measurement; Pathology; Performance evaluation; Writing;
Conference_Titel :
High-Performance Computer Architecture, 1996. Proceedings., Second International Symposium on
Conference_Location :
San Jose, CA
Print_ISBN :
0-8186-7237-4
DOI :
10.1109/HPCA.1996.501195