Title :
A scheme of logic self repair including local interconnects
Author :
Koal, T. ; Scheit, D. ; Vierhaus, H.T.
Author_Institution :
Comput. Sci. Inst., Brandenburg Univ. of Technol. Cottbus, Brandenburg
Abstract :
Technology forecasts concerning the development of CMOS technologies predict a higher level of intermittent faults due to radiation effects, but also a higher density of permanent fault effects due to inevitable parameter shifts and higher stress factors. For high production yield and long-term dependable operation, mechanisms of built-in self repair that can be used after production test and in the field of application are becoming a must. The architecture introduced in this paper includes mechanisms for logic self repair that may also cover local interconnects.
Keywords :
CMOS digital integrated circuits; built-in self test; logic testing; radiation effects; CMOS technologies; built-in self repair; intermittent faults; local interconnects; logic self repair; parameter shifts; permanent fault effects; radiation effects; stress factors; CMOS logic circuits; CMOS technology; Computer science; Field programmable gate arrays; Hardware; Power system interconnection; Production; Redundancy; Switches; Technology forecasting;
Conference_Titel :
Design and Diagnostics of Electronic Circuits & Systems, 2009. DDECS '09. 12th International Symposium on
Conference_Location :
Liberec
Print_ISBN :
978-1-4244-3341-4
Electronic_ISBN :
978-1-4244-3340-7
DOI :
10.1109/DDECS.2009.5012088