Title :
A cycle-accurate Network-on-Chip simulator with support for abstract task graph modeling
Author :
Joseph, J.M. ; Pionteck, T.
Author_Institution :
Inst. of Comput. Eng., Univ. zu Lubeck, Lubeck, Germany
Abstract :
This papers presents the design of a Network-on-Chip (NoC) simulator for design space exploration of router architectures. The simulator supports cycle-accurate router models and in addition allows the simulation of router architectures, which can adjust their processing according to the traffic type. Realistic traffic patterns are derived from task graph models of real-world applications that are simulated in parallel to the NoC at transaction level. Combining cycle-accurate router simulation and abstract task graph simulation circumvents the limitations of most NoC simulators, which either use synthetic traffic patterns or unrealistic and fixed router models. The proposed simulator architecture is presented in detail and its suitability is shown by means of a case study.
Keywords :
digital simulation; logic design; network routing; network-on-chip; abstract task graph modeling; abstract task graph simulation; cycle-accurate network-on-chip simulator; cycle-accurate router models; cycle-accurate router simulation; router architecture design space exploration; traffic patterns; Network-on-Chip; simulation; task models;
Conference_Titel :
System-on-Chip (SoC), 2014 International Symposium on
Conference_Location :
Tampere
DOI :
10.1109/ISSOC.2014.6972440