DocumentCode :
1706453
Title :
A fast architecture for deblocking filter in H.264/AVC using clock cycles saving process
Author :
Torabi, M. ; Vafaee, Abbas ; Movahhedinia, Naser
Author_Institution :
University of Isfahan, Isfahan, Iran
fYear :
2009
Firstpage :
324
Lastpage :
327
Abstract :
In this paper a fast architecture for Deblocking Filter in H.264/AVC video coding standard is presented. This architecture consists of a jump circuit which can increase the processing speed. To reduce the system complexity, we consider a single port external memory to be connected to our architecture. Accessing to the external memory is reduced by reusing stored blocks. Filtering operation is concurrent with reading/writing blocks. Simulation results show that the processing cycle count of the proposed architecture has decreased comparing to other similar architectures.
Keywords :
Automatic voltage control; Clocks; Filters;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Multimedia, Signal Processing and Communication Technologies, 2009. IMPACT '09. International
Conference_Location :
Aligarh
Print_ISBN :
978-1-4244-3602-6
Electronic_ISBN :
978-1-4244-3604-0
Type :
conf
DOI :
10.1109/MSPCT.2009.5426444
Filename :
5426444
Link To Document :
بازگشت