• DocumentCode
    1706576
  • Title

    A 0.022mm2 970µW dual-loop injection-locked PLL with −243dB FOM using synthesizable all-digital PVT calibration circuits

  • Author

    Wei Deng ; Musa, Afiqah ; Siriburanon, Teerachot ; Miyahara, Masaya ; Okada, Kenichi ; Matsuzawa, Akira

  • Author_Institution
    Tokyo Inst. of Technol., Tokyo, Japan
  • fYear
    2013
  • Firstpage
    248
  • Lastpage
    249
  • Abstract
    For modern SoC systems, stringent requirements on on-chip clock generators include low area, low power consumption, environmental insensitivity, and the lowest possible jitter performance. Multiplying Delay-Locked Loop (MDLL) [1-2], subharmonically injection-locked techniques [3], and sub-sampling techniques [4-5] can significantly improve the random jitter characteristics of a clock generator. However, in order to guarantee their correct operation and optimal performance over process-voltage-temperature (PVT) variations, each method requires additional calibration circuits, which impose difficult-to-meet timing constraints. In the case of an injection-locked PLL (IL-PLL), a free-running frequency calibration is required. However, the output of an injection-locked oscillator is always fixed at the desired frequency, so a shift in the free-running frequency (e.g. caused by temperature and voltage variations) cannot be simply compensated for by using a frequency-locked loop (FLL). Therefore, we propose the use of a dual-loop topology with one free-running voltage-controlled oscillator (VCO) as a replica VCO placed inside a FLL for tracking temperature and voltage drift. The other VCO (the main VCO) is injection locked for producing a low-jitter clock, while the free-running frequency shift can be compensated for by the replica loop. The method provides robust output over temperature and voltage variations.
  • Keywords
    calibration; clocks; delay lock loops; digital phase locked loops; frequency locked loops; timing jitter; voltage-controlled oscillators; FLL; FOM; IL-PLL; MDLL; SoC systems; all-digital PVT calibration circuits; dual-loop injection-locked PLL; dual-loop topology; free-running VCO; free-running frequency calibration; free-running frequency shift; free-running voltage-controlled oscillator; frequency-locked loop; injection-locked oscillator; jitter performance; low-area low-power consumption; multiplying delay-locked loop; on-chip clock generators; power 970 muW; process-voltage-temperature variations; random jitter characteristics; subharmonically-injection-locked technique; subsampling technique; temperature tracking; voltage drift; Calibration; Clocks; Frequency locked loops; Jitter; Phase locked loops; Temperature measurement; Voltage-controlled oscillators;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Solid-State Circuits Conference Digest of Technical Papers (ISSCC), 2013 IEEE International
  • Conference_Location
    San Francisco, CA
  • ISSN
    0193-6530
  • Print_ISBN
    978-1-4673-4515-6
  • Type

    conf

  • DOI
    10.1109/ISSCC.2013.6487720
  • Filename
    6487720