DocumentCode :
170665
Title :
Constraint-driven frequency scaling in a Coarse Grain Reconfigurable Array
Author :
Hussain, Waqar ; Hoffmann, Henry ; Ahonen, Tapani ; Nurmi, Jari
Author_Institution :
Dept. of Electron. & Commun. Eng., Tampere Univ. of Technol., Tampere, Finland
fYear :
2014
fDate :
28-29 Oct. 2014
Firstpage :
1
Lastpage :
6
Abstract :
This paper introduces a self-optimizing processor/coprocessor model supported by a feedback control system to achieve power efficiency. The software on the processor receives high-level performance constraints (i.e., real-time limits) as goal from the user and in return controls the clock speed of the coprocessor and memories, ensuring the performance constraints are met while minimizing power dissipation. The system is prototyped on a Stratix-V Field Programmable Gate Array device. The self-optimization feature requires less than 0.5% of the overall logic resources and provides a 33% reduction in average dynamic power dissipation when the control system activates for a proof-of-concept test case derived from Fast Fourier Transform processing at the IEEE-802.11n demodulator.
Keywords :
circuit optimisation; field programmable gate arrays; logic design; IEEE-802.11n demodulator; Stratix-V field programmable gate array; clock speed control; coarse grain reconfigurable array; constraint driven frequency scaling; fast Fourier transform processing; feedback control system; power dissipation; power efficiency; self-optimizing coprocessor model; self-optimizing processor model; Avatars; Clocks; Feedback control; Phase locked loops; Power dissipation; Reduced instruction set computing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System-on-Chip (SoC), 2014 International Symposium on
Conference_Location :
Tampere
Type :
conf
DOI :
10.1109/ISSOC.2014.6972451
Filename :
6972451
Link To Document :
بازگشت