• DocumentCode
    1706705
  • Title

    A 95fJ/b current-mode transceiver for 10mm on-chip interconnect

  • Author

    Seon-Kyoo Lee ; Seung-Hun Lee ; Sylvester, Dennis ; Blaauw, D. ; Jae-Yoon Sim

  • Author_Institution
    Pohang Univ. of Sci. & Technol., Pohang, South Korea
  • fYear
    2013
  • Firstpage
    262
  • Lastpage
    263
  • Abstract
    Data communication between local system blocks through on-chip global interconnects presents significant design challenges in scaled VLSI systems. The goal of this research is to reduce the energy consumed per bit transmitted, while achieving Gb/s data rates over interconnect lengths up to 10mm. Voltage-mode signaling with capacitive boosting [1-2] has been proposed for low-power on-chip interconnects. To increase the data rate over RC-limited interconnect, aggressive equalization schemes should be used in receivers [1-3] and transmitters [1-2] at the cost of significant power consumption. As an alternative to voltage-mode signaling, current-mode signaling has been considered. It was originally used for fast bitline sensing in memory [4-5] to take inherent advantage of a reduced RC time constant. However, prior work on current-mode transceivers for on-chip interconnect shows worse energy efficiency than their voltage-mode counterparts due to large static power dissipation by current-sensing circuit [6-7]. This paper presents a 95fJ/b current-mode transceiver for on-chip global interconnect. The transceiver is implemented in 65nm CMOS and achieves a data rate of up to 4Gb/s over a 10mm link with a BER of less than 10-12.
  • Keywords
    CMOS integrated circuits; VLSI; equalisers; integrated circuit interconnections; radio transceivers; BER; CMOS process; RC-limited interconnect; aggressive equalization schemes; capacitive boosting; current-mode signaling; current-mode transceiver; current-sensing circuit; data communication; energy efficiency; fast bitline sensing; local system blocks; low-power on-chip interconnects; on-chip global interconnects; power consumption; scaled VLSI systems; size 10 mm; size 65 nm; static power dissipation; transmitters; voltage-mode signaling; Bit error rate; CMOS integrated circuits; Integrated circuit interconnections; Receivers; System-on-chip; Transceivers; Transmitters;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Solid-State Circuits Conference Digest of Technical Papers (ISSCC), 2013 IEEE International
  • Conference_Location
    San Francisco, CA
  • ISSN
    0193-6530
  • Print_ISBN
    978-1-4673-4515-6
  • Type

    conf

  • DOI
    10.1109/ISSCC.2013.6487727
  • Filename
    6487727