DocumentCode :
1706757
Title :
A 28fJ/conv-step CT ΔΣ modulator with 78dB DR and 18MHz BW in 28nm CMOS using a highly digital multibit quantizer
Author :
Yun-Shiang Shu ; Jui-Yuan Tsai ; Ping Chen ; Tien-Yu Lo ; Pao-Cheng Chiu
Author_Institution :
MediaTek, Hsinchu, Taiwan
fYear :
2013
Firstpage :
268
Lastpage :
269
Abstract :
Recently reported continuous-time (CT) ΔΣ modulators with opamp bandwidth compensation and high-order single-opamp integrators have achieved FoM values well below 100fJ/conv-step [1-3]. With loop-filter power greatly reduced, power dissipation in multibit quantizers becomes especially significant. For example, the quantizer in [2] accounts for 2.8mW of 8.5mW total power dissipation. Also, the input capacitance of multibit quantizers and the output parasitics of excess loop delay (ELD) compensation DACs result in increased power demand for summing circuits. To minimize power dissipation, two recent works use 1b quantizers with FIR DACs and replace ELD compensation DACs with a DAC followed by analog filter [3] or with feedback to the pre-amplifier [4]. ELD compensation may also be realized using digital logic following the quantizer [5]. This paper presents a low-power solution based on a highly digital multibit quantizer with embedded feedback to compensate for finite opamp bandwidth along with ELD. The quantizer consumes less than 10% of the total power and simplifies the analog circuits into a single DAC plus a feedforward loop filter with relaxed opamp requirements. Digital correction at the modulator output suggested by early work [6] is employed to shape DAC mismatch with the inherent noise transfer function (NTF) and to further relax circuit constraints. These digitally assisted techniques enable a CT ΔΣ modulator to achieve an FoM below 28fJ/conv-step.
Keywords :
CMOS integrated circuits; delta-sigma modulation; digital-analogue conversion; operational amplifiers; 28fJ/conv-step CT ΔΣ modulator; CMOS; DAC mismatch; analog circuit; continuous-time ΔΣ modulator; digital correction; excess loop delay; feedforward loop filter; finite opamp bandwidth; frequency 18 MHz; highly digital multibit quantizer; low-power solution; modulator output; noise figure 78 dB; noise transfer function; opamp requirement; single DAC; size 2 nm; Bandwidth; CMOS integrated circuits; Delays; Finite impulse response filters; Modulation; Noise; Power harmonic filters;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference Digest of Technical Papers (ISSCC), 2013 IEEE International
Conference_Location :
San Francisco, CA
ISSN :
0193-6530
Print_ISBN :
978-1-4673-4515-6
Type :
conf
DOI :
10.1109/ISSCC.2013.6487729
Filename :
6487729
Link To Document :
بازگشت