DocumentCode :
1706947
Title :
Low voltage precharge CMOS logic
Author :
Berg, Yngvar ; Mirmotahari, Omid
Author_Institution :
Dept. of Inf., Univ. of Oslo, Oslo
fYear :
2009
Firstpage :
140
Lastpage :
143
Abstract :
In this paper we present ultra low voltage low power CMOS logic. The low power gate may be configured or recharged to high speed or low power compared to a complementary inverter. The low power logic presented in this paper resembles precharge CMOS logic. For a low supply voltage a sleep mode configuration is presented which may reduce the power consumption to less than 0.5% of a complementary inverter. A sleep mode configuration of the low power logic is presented and a keeper function is added to increase the noise margin and reduce the static power consumption. Simulated data for a STM 90 nm process using Spectre simulator provided by Cadence is included.
Keywords :
CMOS logic circuits; logic gates; low-power electronics; Cadence; Spectre simulator; complementary inverter; low power gate; noise margin; power consumption; sleep mode configuration; ultra low voltage low power CMOS logic; CMOS logic circuits; Circuit simulation; Circuit synthesis; Dynamic voltage scaling; Energy consumption; Inverters; Leakage current; Low voltage; Noise reduction; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design and Diagnostics of Electronic Circuits & Systems, 2009. DDECS '09. 12th International Symposium on
Conference_Location :
Liberec
Print_ISBN :
978-1-4244-3341-4
Electronic_ISBN :
978-1-4244-3340-7
Type :
conf
DOI :
10.1109/DDECS.2009.5012115
Filename :
5012115
Link To Document :
بازگشت