DocumentCode :
1707948
Title :
A combined packet classifier and scheduler towards Net-Centric Multimedia Processor design
Author :
Mohanty, Saraju P. ; Ghai, Dhruva ; Kougianos, Elias ; Patra, Priyadarsan
Author_Institution :
VLSI Design & CAD Lab. (VDCL), Univ. of North Texas, Denton, TX
fYear :
2009
Firstpage :
1
Lastpage :
2
Abstract :
We introduce a net-centric multimedia processor (NMP) with built-in digital rights management (DRM) facilities to facilitate Internet protocol packet processing and video processing without use of the main CPU. Packet classification and scheduling are the two most computational intensive operations. In this paper we propose an algorithm and architecture which can perform simultaneous classification and scheduling towards high-performance and power-efficient realization of the NMP. The architecture is prototyped in VHDL and simulated for power, frequency, logic usage and throughput for 4 different logic families in the Xilinx environment.
Keywords :
IP networks; digital rights management; hardware description languages; multimedia systems; packet switching; Internet protocol packet processing; VHDL; Xilinx environment; combined packet classifier-scheduler; digital rights management; logic families; net-centric multimedia processor design; video processing; Computational modeling; Computer architecture; Frequency; Internet; Logic; Process design; Processor scheduling; Protocols; Scheduling algorithm; Virtual prototyping;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Consumer Electronics, 2009. ICCE '09. Digest of Technical Papers International Conference on
Conference_Location :
Las Vegas, NV
Print_ISBN :
978-1-4244-4701-5
Electronic_ISBN :
978-1-4244-2559-4
Type :
conf
DOI :
10.1109/ICCE.2009.5012155
Filename :
5012155
Link To Document :
بازگشت