DocumentCode :
170807
Title :
Investigation of effects of die thinning on central TSV bus driver thermal performance
Author :
Melamed, S. ; Imura, F. ; Aoyagi, M. ; Nakagawa, H. ; Kikuchi, K. ; Hagimoto, M. ; Matsumoto, Y.
Author_Institution :
Nat. Inst. of Adv. Ind. Sci. & Technol. (AIST), Tsukuba, Japan
fYear :
2014
fDate :
24-26 Sept. 2014
Firstpage :
1
Lastpage :
5
Abstract :
In three-dimensional integrated circuits (3DICs), aggressive wafer-thinning can lead to large thermal gradients. It is crucial to understand the interaction between process parameters, such as wafer thickness, and the temperature profile in order to design high-performance 3DICs. In this paper we examine how the temperature profile of a single TSV bus driver/receiver is impacted by die thinning. Die thinning limits the ability for heat to diffuse into the wafer, however decreasing the capacitance of the TSV can decrease the driver´s power leading to an overall lower working temperature. In this work we found that thinning the top wafer with TSVs from 100 μm to 25 μm allowed for up to a 65% decrease in the steady-state temperature rise of a TSV driver/receiver running at 500 MHz.
Keywords :
semiconductor technology; three-dimensional integrated circuits; 3DICs; aggressive wafer thinning; central TSV bus driver thermal performance; die thinning; frequency 500 MHz; steady state temperature rise; temperature profile; thermal gradients; three dimensional integrated circuits; top wafer; wafer thickness; Capacitance; Conferences; Heating; Integrated circuit interconnections; Integrated circuit modeling; Receivers; Through-silicon vias;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Thermal Investigations of ICs and Systems (THERMINIC), 2014 20th International Workshop on
Conference_Location :
London
Type :
conf
DOI :
10.1109/THERMINIC.2014.6972524
Filename :
6972524
Link To Document :
بازگشت