DocumentCode :
1709556
Title :
The effect of clock jitter on the performance of bandpass ∑△ ADCs
Author :
Putra, Bakti Darma ; Fettweis, Gerhard
Author_Institution :
Vodafone Chair Mobile Commun. Syst., Tech. Univ. Dresden, Dresden
fYear :
2008
Firstpage :
1334
Lastpage :
1338
Abstract :
In this paper, we build a novel well-proved model for describing the combined error due to clock jitter and quantization noise on the performance of bandpass sigma delta (SigmaDelta) analog to digital converters (ADCs). The clock jitter is modeled as a timing variation of the sampling process which follows the characteristic of the Wiener process. Computer simulations as well as theoretical calculations are performed and the two confirm each other. Results show that clock jitter severely degrades the system´s performance in terms of achievable signal to noise ratio (SNR). It is also shown that, when the clock jitter becomes more dominant compared to the quantization noise, increasing the oversampling ratio (OSR) and/or the order of SigmaDelta ADCs do not improve the performance significantly.
Keywords :
band-pass filters; clocks; jitter; quantisation (signal); signal sampling; stochastic processes; ADC; Wiener process; bandpass sigma delta analog to digital converter; clock jitter; quantization noise; sampling process; Analog-digital conversion; Clocks; Computer errors; Computer simulation; Degradation; Delta-sigma modulation; Quantization; Signal sampling; Signal to noise ratio; Timing jitter; Sigma-delta modulators; analog-to-digital conversion; clock jitter; signal-to-noise ratio;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications, Control and Signal Processing, 2008. ISCCSP 2008. 3rd International Symposium on
Conference_Location :
St Julians
Print_ISBN :
978-1-4244-1687-5
Electronic_ISBN :
978-1-4244-1688-2
Type :
conf
DOI :
10.1109/ISCCSP.2008.4537433
Filename :
4537433
Link To Document :
بازگشت