Title :
Enhanced Micro-Scheduling and Hardware Acceleration Architecture for High Data Rate WPAN MAC
Author :
Lee, Sangjae ; Jeon, Youngae ; Choi, Sangsung
Author_Institution :
Electron. & Telecommun. Res. Inst., Daejeon
Abstract :
In this paper, we propose a hardware scheduling method and an acceleration architecture for a high data rate WPAN MAC. The proposed micro-scheduling method is performed using real time beacon parsing and time slot assignment techniques for the MAC superframe. It also includes hardware acceleration features such as media speed security engine and multiple block acknowledgment function. By adopting several hardware features, we can minimize the software intervention and maximize the overall system performance.
Keywords :
access protocols; personal area networks; processor scheduling; program compilers; MAC superframe; enhanced micro-scheduling; hardware acceleration architecture; hardware scheduling; high data rate WPAN MAC; media speed security engine; multiple block acknowledgment; real time beacon parsing; time slot assignment; Acceleration; Communication system security; Computer architecture; Cyclic redundancy check; Data security; Engines; Hardware; Physical layer; Software performance; Timing;
Conference_Titel :
Vehicular Technology Conference, 2007. VTC-2007 Fall. 2007 IEEE 66th
Conference_Location :
Baltimore, MD
Print_ISBN :
978-1-4244-0263-2
Electronic_ISBN :
1090-3038
DOI :
10.1109/VETECF.2007.350