DocumentCode :
171218
Title :
A 24 GHz low power low phase noise dual-mode phase locked loop frequency synthesizer for 60 GHz applications
Author :
Mahalingam, Nagarajan ; Yisheng Wang ; Kaixue Ma ; Kiat Seng Yeo ; Shou Xian Mou
Author_Institution :
Sch. of Electr. & Electron. Eng., Nanyang Technol. Univ., Singapore, Singapore
fYear :
2014
fDate :
1-6 June 2014
Firstpage :
1
Lastpage :
4
Abstract :
This paper presents a dual-mode PLL synthesizer used in 60 GHz transceiver supporting both IEEE 802.11ad and IEEE 802.15.3c standards with low power consumption and low phase noise. Fabricated in commercial 0.18 μm SiGe BiCMOS process and operated with a single 1.8 V supply, the PLL synthesizer provides output frequencies from 22.5 GHz to 26.23 GHz with phase noise better than -99.5 dBc/Hz at 1 MHz offset in both the integer and fractional modes of operation. The PLL synthesizer consumes low power of only 42 mW and occupies an area of 1.7 mm × 0.8 mm.
Keywords :
Ge-Si alloys; frequency synthesizers; low-power electronics; phase locked loops; BiCMOS process; dual mode PLL synthesizer; frequency 22.5 GHz to 26.23 GHz; frequency 24 GHz; frequency 60 GHz; low power consumption; low power low phase noise dual mode phase locked loop frequency synthesizer; power 42 mW; size 0.18 mum; voltage 1.8 V; Coils; Educational institutions; Frequency modulation; K-band; Oscillators; Synthesizers; 24 GHz; 60 GHz; dual-mode; fractional-N; frequency synthesizer; integer-N; phase locked loop (PLL);
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microwave Symposium (IMS), 2014 IEEE MTT-S International
Conference_Location :
Tampa, FL
Type :
conf
DOI :
10.1109/MWSYM.2014.6848405
Filename :
6848405
Link To Document :
بازگشت