DocumentCode :
1712775
Title :
High-level power estimation
Author :
Landman, Paul
Author_Institution :
DSP Res & Dev. Center, Texas Instrum. Inc., Dallas, TX, USA
fYear :
1996
Firstpage :
29
Lastpage :
35
Abstract :
The growing demand for portable electronic devices has led to an increased emphasis on power consumption within the semiconductor industry. As a result, designers are now encouraged to consider the impact of their decisions not only on speed and area, but also on power throughout the entire design process. In order to evaluate how well a particular design variant meets power constraints, engineers often rely on CAD tools for power estimation. While tools have long existed for analyzing power consumption at the lower level of abstraction-e.g. SPICE and PowerMill-only recently have efforts been directed towards developing a high-level power estimation capability. This paper surveys the state of the art in high-level power estimation, addressing techniques that operate at the architecture, behavior, instruction, and system levels of abstraction
Keywords :
circuit CAD; digital integrated circuits; high level synthesis; integrated circuit design; power consumption; architecture level; behavior level; high-level power estimation; instruction level; portable electronic devices; power consumption; semiconductor industry; system level; Circuits; Consumer electronics; Design methodology; Digital signal processing; Electronic design automation and methodology; Energy consumption; Industrial electronics; Instruments; Research and development; State estimation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Low Power Electronics and Design, 1996., International Symposium on
Conference_Location :
Monterey, CA
Print_ISBN :
0-7803-3571-6
Type :
conf
DOI :
10.1109/LPE.1996.542726
Filename :
542726
Link To Document :
بازگشت