DocumentCode :
1714755
Title :
An efficient hybrid heuristic for the gate matrix layout problem in VLSI design
Author :
Bagchi, Tanuj ; Das, Sajal K.
fYear :
1994
Firstpage :
207
Lastpage :
210
Abstract :
In this paper, we consider the gate matrix layout problem in VLSI design, where the goal is to minimize the number of tracks required to layout a given circuit. An efficient hybrid heuristic algorithm is proposed to solve this combinatorial optimization problem, which is based on the combination of the probabilistic hill-climbing technique and a greedy method. This heuristic is tested experimentally with respect to four existing algorithms. As test cases, five benchmark problems from the literature as well as randomly generated problem instances are considered. The experimental results show that the proposed hybrid algorithm, on the average, performs better than other heuristics in terms of the required computation time and/or the quality of solution
Keywords :
CMOS integrated circuits; VLSI; circuit layout CAD; computational complexity; integrated circuit technology; integrated logic circuits; logic CAD; optimisation; IC layout; VLSI design; combinatorial optimization problem; computation time; gate matrix layout problem; greedy method; hybrid algorithm; hybrid heuristic; probabilistic hill-climbing technique; Benchmark testing; Circuit testing; Computer science; Heuristic algorithms; Integrated circuit interconnections; Optimization methods; Research and development; Taxonomy; Telecommunications; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 1994., Proceedings of the Seventh International Conference on
Conference_Location :
Calcutta
ISSN :
1063-9667
Print_ISBN :
0-8186-4990-9
Type :
conf
DOI :
10.1109/ICVD.1994.282686
Filename :
282686
Link To Document :
بازگشت