DocumentCode :
1715261
Title :
Modeling And Performance Analysis of GALS architectures
Author :
Dasgupta, Sohini ; Yakovlev, Alex
Author_Institution :
Sch. of Electron., Electr. & Comput. Eng., Newcastle Univ., Newcastle upon Tyne
fYear :
2006
Firstpage :
1
Lastpage :
4
Abstract :
In this paper we present a comparison of three clock control schemes and how it can be applied to an existing partitioned synchronous architecture to obtain a reliable, low latency and efficient globally asynchronous and locally synchronous architectures. The comparison highlights the advantages and disadvantages of one scheme over the other in terms of logical correctness, circuit implementation, performance and relative power consumption. We also present here circuit solutions for stretchable and data driven clocking schemes. These circuit solutions can be easily plugged into existing partitioned synchronous islands. To enable early evaluation of functional correctness, this paper proposes the use of Petri net modeling technique to model the asynchronous control blocks that constitute the interface between the synchronous islands
Keywords :
Petri nets; asynchronous circuits; clocks; integrated circuit modelling; logic design; GALS architectures; Petri net modeling; asynchronous control blocks; clock control schemes; data driven clocking scheme; globally asynchronous and locally synchronous architectures; partitioned synchronous architecture; stretchable clocking scheme; Circuit synthesis; Clocks; Computer architecture; Delay; Energy consumption; Logic circuits; Logic design; Logic gates; Performance analysis; Power system modeling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System-on-Chip, 2006. International Symposium on
Conference_Location :
Tampere
Print_ISBN :
1-4244-0621-8
Electronic_ISBN :
1-4244-0622-6
Type :
conf
DOI :
10.1109/ISSOC.2006.321998
Filename :
4116486
Link To Document :
بازگشت