• DocumentCode
    1715328
  • Title

    An FPGA based decimation filter processor design for real-time continuous-time Σ−Δ modulator performance measurement and evaluation

  • Author

    Cetinsel, Sevket ; Morling, Richard C S ; Kale, Izzet

  • Author_Institution
    Dept. of Electron., Network & Comput. Eng., Univ. of Westminster, London, UK
  • fYear
    2011
  • Firstpage
    397
  • Lastpage
    400
  • Abstract
    This paper reports on a Field Programmable Gate Array (FPGA) implementation as well as prototyping for real-time testing of a low complexity high efficiency decimation filter processor which is deployed in conjunction with a custom built low-power jitter insensitive Continuous Time (CT) Sigma-Delta (Σ-Δ) Modulator to measure and assess its performance. The CT Σ-Δ modulator/decimation filter cascade can be used in integrated all-digital microphone interfaces for a variety of applications including mobile phone handsets, wireless handsets as well as other applications requiring all-digital microphones. The work reported here concentrates on the design and implementation as well as prototyping on a Xilinx Spartan 3 FPGA development system and real-time testing of the decimation processing part deploying All-Pass based structures to process the bit stream coming from CT Σ-Δ modulator hence measuring in real-time and fully assessing the modulator´s performance.
  • Keywords
    field programmable gate arrays; filters; sigma-delta modulation; CT Σ-Δ modulator-decimation filter; FPGA based decimation filter processor design; Xilinx Spartan 3 FPGA development system; all-digital microphones; all-pass based structures; field programmable gate array; integrated all-digital microphone interfaces; low complexity high efficiency decimation filter processor; low-power jitter insensitive continuous time Σ-Δ modulator; mobile phone handsets; real-time continuous-time Σ-Δ modulator performance evaluation; real-time continuous-time Σ-Δ modulator performance measurement; real-time testing; sigma-delta modulator; wireless handsets; Digital signal processing; Field programmable gate arrays; Finite impulse response filter; Frequency modulation; Gain; IIR filters; Audio; Decimation; Sigma-delta A/D Modulator;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Circuit Theory and Design (ECCTD), 2011 20th European Conference on
  • Conference_Location
    Linkoping
  • Print_ISBN
    978-1-4577-0617-2
  • Electronic_ISBN
    978-1-4577-0616-5
  • Type

    conf

  • DOI
    10.1109/ECCTD.2011.6043370
  • Filename
    6043370