DocumentCode :
1717394
Title :
Ultra low power hardware for computing Squared Euclidean Distances
Author :
Nilsson, Peter ; Hertz, Erik
Author_Institution :
Dept. of Electr. & Inf. Technol., Lund Univ., Lund, Sweden
fYear :
2011
Firstpage :
580
Lastpage :
583
Abstract :
Computing Euclidean Distances is a very important operation in digital communication, especially in the case of trellis coded modulation, where it is used numerously. This paper shows that a substantial reduction in complexity can be achieved in hardware processing elements for computing Euclidean Distances. A reduction in complexity down to 39% is shown compared to traditional designs. The paper also shows that the optimized design can be done completely ripple free, which leads to a reduction of the critical path to far more than half. The reduction in complexity leads to a reduction in power consumption. The ripple free design also leads to lower power consumption for two reasons: the rippling in itself leads to unnecessary glitches, which costs power and the shorter critical path enables a lower supply voltage, which reduces the power consumption as well.
Keywords :
adders; digital communication; logic design; low-power electronics; trellis coded modulation; critical path reduction; digital communication; hardware processing elements; ripple free design; squared Euclidean distances; trellis coded modulation; ultra low power hardware; Adders; Complexity theory; Computer architecture; Hardware; Microprocessors; Power demand; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuit Theory and Design (ECCTD), 2011 20th European Conference on
Conference_Location :
Linkoping
Print_ISBN :
978-1-4577-0617-2
Electronic_ISBN :
978-1-4577-0616-5
Type :
conf
DOI :
10.1109/ECCTD.2011.6043600
Filename :
6043600
Link To Document :
بازگشت