Title :
Design rules for diode-clamped multilevel inverters used in medium-voltage applications
Author :
Von Bloh, Jochen ; De Doncker, Rik W.
Author_Institution :
Inst. for Power Electron., RWTH, Aachen, Germany
Abstract :
In medium voltage applications, diode-clamped multilevel inverters (DCML) are often used to eliminate bulky transformers and thus, they are coupled directly to the grid. As a consequence, the DC-link voltages are several times higher than the nominal semiconductor device voltages. This leads to an additional degree of freedom in the design of the converters: the number of levels and the number of semiconductor devices per level. The objective of this paper is to determine design rules for diode-clamped multilevel converters, which gives the optimum number of levels in consideration of additional power circuitries, which have to be installed to balance the tapped DC-bus capacitors.
Keywords :
capacitors; invertors; power semiconductor diodes; DC-link voltages; bulky transformers elimination; diode-clamped multilevel inverters; medium-voltage applications; power circuitries; semiconductor device voltages; tapped DC-bus capacitors; Capacitors; Circuit topology; Inverters; Medium voltage; Power electronics; Power generation economics; Power harmonic filters; Semiconductor devices; Semiconductor diodes; Valves;
Conference_Titel :
Power Electronics Congress, 2002. Technical Proceedings. CIEP 2002. VIII IEEE International
Print_ISBN :
0-7803-7640-4
DOI :
10.1109/CIEP.2002.1216654