DocumentCode :
1721281
Title :
Porting from Wishbone Bus to Avalon Bus in SoC Design
Author :
Xing, Xu ; Zezong, Chen ; Jing, Jiang ; Hengyu, Ke
Author_Institution :
Wuhan Univ., Wuhan
fYear :
2007
Abstract :
Motivated by the increasing IP (intellectual property) based SoC (system-on-chips), designers have begun using an IP based SoC design methodology that permits reuse of key SoC functional components. The Wishbone bus is a common interface between IP cores, and the Avalon interface is designed to accommodate peripheral development for the SoC environment. It is necessary to port the Wishbone bus to Avalon bus when we use an IP core with a Wishbone interface in an Avalon bus system. We port the Wishbone interface I2C controller IP to Avalon bus and design a master/slave simulation model to test the Avalon bus compatible I2C controller IP core. The experimental results confirm that the Avalon bus compatible I2C controller IP works well in the Avalon based SoC.
Keywords :
industrial property; system buses; system-on-chip; Avalon bus; Avalon interface; I2C controller; SoC design; Wishbone bus; Wishbone interface; intellectual property; master-slave simulation model; system-on-chips; Design methodology; Instruments; Intellectual property; Master-slave; Protocols; Signal design; Switches; System-on-a-chip; Testing; Time to market; Avalon Bus; IP; SoC; Switch-fabric; Wishbone Bus;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Measurement and Instruments, 2007. ICEMI '07. 8th International Conference on
Conference_Location :
Xi´an
Print_ISBN :
978-1-4244-1136-8
Electronic_ISBN :
978-1-4244-1136-8
Type :
conf
DOI :
10.1109/ICEMI.2007.4350589
Filename :
4350589
Link To Document :
بازگشت