Title :
Novel Hardware Implementation of Adaptive Median Filters
Author :
Vasicek, Zdenek ; Sekanina, Lukas
Author_Institution :
Fac. of Inf. Technol., Brno Univ. of Technol., Brno
Abstract :
A new FPGA implementation for adaptive median filters is proposed. Adaptive median filters exhibit better filtering properties than standard median filters; however, their implementation cost is higher. Proposed architecture was optimized for throughput allowing 300 M pixels to be filtered per second. The best performance/cost ratio exhibits the adaptive median filter which utilizes filtering window 7x7 pixels and can suppress shot noise with intensity up to 60%. In addition to filtering, adaptive median filters can be also used as detectors of corrupted pixels (detection statistics).
Keywords :
adaptive filters; field programmable gate arrays; filtering theory; median filters; signal denoising; FPGA implementation; adaptive median filters; filtering properties; noise suppression; performance-cost ratio; Adaptive filters; Costs; Electronic mail; Hardware; Information filtering; Information filters; Information technology; Nonlinear filters; Pixel; Statistics;
Conference_Titel :
Design and Diagnostics of Electronic Circuits and Systems, 2008. DDECS 2008. 11th IEEE Workshop on
Conference_Location :
Bratislava
Print_ISBN :
978-1-4244-2276-0
Electronic_ISBN :
978-1-4244-2277-7
DOI :
10.1109/DDECS.2008.4538766