Title :
Hardware implementation of large number multiplication by FFT with modular arithmetic
Author :
Kalach, Kassem ; David, Jean Pierre
Author_Institution :
Univ. de Montreal, Que., Canada
Abstract :
Modular multiplication (MM) for large integers is the foundation of most public-key cryptosystems, specifically RSA, El-Gamal and the elliptic curve cryptosystems. Thus MM algorithms have been studied widely and extensively. Most of works are based on the well known Montgomery multiplication method (MMM) and its variants, which require multiplication in N. Authors have always avoided the fast Fourier transform (FFT) method believing that it is impractical for present system sizes despite its smaller complexity order. In this paper, the authors presented the design and hardware implementation of a FFT-based algorithm using modular arithmetic to efficiently compute very large number multiplications. The algorithm has been implemented in CASM, an intermediate level HDL developed in the laboratory. The target architecture is a FPGA. The algorithm is scalable and can easily be mapped to any operand size. Results show that such algorithm implementation starts to be useful for 4096-bit operands and beyond.
Keywords :
digital arithmetic; fast Fourier transforms; field programmable gate arrays; logic design; multiplying circuits; Montgomery multiplication method; elliptic curve cryptosystems; fast Fourier transform; field programmable gate arrays; large number multiplication; modular arithmetic; modular multiplication; public key cryptosystems; Algorithm design and analysis; Arithmetic; Computer architecture; Elliptic curve cryptography; Fast Fourier transforms; Field programmable gate arrays; Hardware design languages; Laboratories; Public key cryptography; Signal processing algorithms;
Conference_Titel :
IEEE-NEWCAS Conference, 2005. The 3rd International
Print_ISBN :
0-7803-8934-4
DOI :
10.1109/NEWCAS.2005.1496674