DocumentCode :
1724298
Title :
Power-constrained system-on-a-chip test scheduling using a genetic algorithm
Author :
Harmanani, Haidar M. ; Salamy, Hassan A.
Author_Institution :
Dept. of Comput. Sci. & Math., Lebanese American Univ., Byblos, Lebanon
fYear :
2005
Firstpage :
203
Lastpage :
206
Abstract :
This paper presents a new and an efficient approach for the test scheduling problem of core-based systems based on a genetic algorithm. The method minimizes the overall test application time of a SoC through efficient and compact test schedules. The problem is solved using a "sessionless" scheme that minimizes the number of idle test slots. The method can handle SoC test scheduling with and without power constraints. We present experimental results for various SoC examples that demonstrate the effectiveness of our method in short CPU time.
Keywords :
genetic algorithms; integrated circuit testing; scheduling; system-on-chip; SoC test scheduling; core-based systems; genetic algorithms; system-on-chip; test scheduling problem; Application software; Circuit testing; Computer science; Genetic algorithms; Job shop scheduling; Mathematics; Processor scheduling; System testing; System-on-a-chip; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
IEEE-NEWCAS Conference, 2005. The 3rd International
Print_ISBN :
0-7803-8934-4
Type :
conf
DOI :
10.1109/NEWCAS.2005.1496698
Filename :
1496698
Link To Document :
بازگشت