DocumentCode :
1724888
Title :
FDSOI CMOS with dielectrically-isolated back gates and 30nm LG high-γ/metal gate
Author :
Khater, M. ; Cai, J. ; Dennard, R.H. ; Yau, J. ; Wang, C. ; Shi, L. ; Guillorn, M. ; Ott, J. ; Ouyang, Q. ; Haensch, W.
Author_Institution :
IBM Res. Div., T. J. Watson Res. Center, Yorktown Heights, NY, USA
fYear :
2010
Firstpage :
43
Lastpage :
44
Abstract :
We present a novel fully-depleted SOI CMOS technology with dielectrically-isolated polysilicon back gates, achieved by a double BOX substrate combined with dual-depth shallow trench isolation. CMOS devices down to 30nm gate length are fabricated with high-κ/metal gates. A novel isolation structure with liners is shown to achieve robust isolation between devices and back gates. Effective back gate control of CMOS VT is demonstrated, which enables dual-VT design with power gating capability. Suppression of leakage and performance tolerances due to systematic process variations is discussed.
Keywords :
CMOS integrated circuits; high-k dielectric thin films; silicon-on-insulator; dielectrically-isolated back gates; double BOX substrate; fully-depleted SOI CMOS technology; high-κ-metal gate; power gating capability; size 30 nm; systematic process variations; CMOS integrated circuits; Junctions; Leakage current; Logic gates; Metals; Silicon; Substrates;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Technology (VLSIT), 2010 Symposium on
Conference_Location :
Honolulu
Print_ISBN :
978-1-4244-5451-8
Electronic_ISBN :
978-1-4244-5450-1
Type :
conf
DOI :
10.1109/VLSIT.2010.5556125
Filename :
5556125
Link To Document :
بازگشت