DocumentCode :
1726416
Title :
Process and reliability assessment of 200μm-thin embedded wafer level packages (EMWLPs)
Author :
Kim, Hyoung Joon ; Chong, Ser Choong ; Ho, David Soon Wee ; Yong, Eric Woon Yik ; Khong, Chee Houe ; Teo, Calvin Wei Liang ; Fernandez, Daniel Moses ; Lau, Guan Kian ; Vasarla, Nagendra Sekhar ; Lee, Vincent Wen Sheng ; Vempati, Srinivasa Rao ; Navas, Kha
Author_Institution :
Inst. of Microelectron., A*STAR (Agency for Sci., Technol. & Res.), Singapore, Singapore
fYear :
2011
Firstpage :
78
Lastpage :
83
Abstract :
In this paper, we focus how to overcome process challenges, such as die shift and warpage, and to fabricate thin embedded wafer level packages (EMWLPs) with 200 μm-thick eventually. The initial warpage of reconfigured wafer after post mold curing (PMC) was about 1.0 ~ 1.4 mm range. After PMC, the molded wafer was background to 200 μm thickness and redistribution layer (RDL) process was conducted on both front- and back-sides of the molded wafer sequentially. However, the warpage increased up to several mm during 1st RDL formation so that multi-RDLs process could not be performed due to the largely warped wafer. In order to overcome the large warpage issue, thick Si wafer was adopted as a carrier and the molded wafer was bonded on the Si carrier before RDL process. The measured warpage values decreased from several mm to about 500 μm during RDL process by using the Si carrier and two RDLs were fabricated on both sides of the molded wafer. Consequently, the fabrication of 200 μm-thick molded wafer for EMWLPs was successfully achieved. Three reliability tests (MSL3, HAST, and TC) were performed with singulated EMWLP modules and no failure was observed in the results of component level reliability. Furthermore, for in-depth understanding of the effects of MCs and carrier types on the die shift of the reconfigured wafer, the die shift values were measured on the molded wafers made of different MCs and different carriers as well. The experimental results are being compared with computational simulation and this can provide basic guidance of material selection and molding process.
Keywords :
curing; integrated circuit reliability; wafer level packaging; component level reliability; die shift; embedded wafer level packages; postmold curing; reconfigured wafer; redistribution layer; reliability tests; size 200 mum; warpage; Compounds; Copper; Fabrication; Semiconductor device reliability; Silicon;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference (ECTC), 2011 IEEE 61st
Conference_Location :
Lake Buena Vista, FL
ISSN :
0569-5503
Print_ISBN :
978-1-61284-497-8
Electronic_ISBN :
0569-5503
Type :
conf
DOI :
10.1109/ECTC.2011.5898495
Filename :
5898495
Link To Document :
بازگشت