Title :
Development of sub 10-µm ultra-thinning technology using device wafers for 3D manufacturing of terabit memory
Author :
Maeda, N. ; Kim, Y.S. ; Hikosaka, Y. ; Eshita, T. ; Kitada, H. ; Fujimoto, K. ; Mizushima, Y. ; Suzuki, K. ; Nakamura, T. ; Kawai, A. ; Arai, K. ; Ohba, T.
Author_Institution :
Sch. of Eng., Univ. of Tokyo, Tokyo, Japan
Abstract :
200-mm and 300-mm device wafers were successfully thinned down to less than 10-μm. A 200-nm non-crystalline layer remaining after the high-rate Back Grind process was partially removed down to 50-nm by Ultra Poligrind process, or was completely removed with either Chemical Mechanical Planarization or Dry Polish. For FRAM device wafers thinned down to 9-μm, switching charge showed no change by the thinning process. CMOS logic device wafers thinned to 7-μm indicated neither change m Ion current nor junction leakage current. Thinning such wafers to <;10-μm will allow for lower aspect ratio less than 4 of Through-Silicon-Via (TSV) in a via-last process.
Keywords :
CMOS memory circuits; chemical mechanical polishing; grinding; planarisation; random-access storage; three-dimensional integrated circuits; 3D manufacturing; CMOS logic device wafers; FRAM device wafers; back grind process; chemical mechanical planarization; dry polish; terabit memory; through-silicon-via; ultra poligrind process; ultra-thinning technology; Ferroelectric films; MOS devices; Nonvolatile memory; Random access memory; Rough surfaces; Surface roughness; Surface treatment;
Conference_Titel :
VLSI Technology (VLSIT), 2010 Symposium on
Conference_Location :
Honolulu
Print_ISBN :
978-1-4244-5451-8
Electronic_ISBN :
978-1-4244-5450-1
DOI :
10.1109/VLSIT.2010.5556188