DocumentCode :
1726784
Title :
A new floating gate cell structure with a silicon-nitride cap layer for sub-20 nm NAND flash memory
Author :
Seol, Kwang Soo ; Kang, Heesoo ; Lee, Jaeduk ; Kim, Hyunsuk ; Cho, Byungkyu ; Lee, Dohyun ; Choi, Yong-Lack ; Ju, Nok-Hyun ; Choi, Changmin ; Hur, Sunghoi ; Choi, Jungdal ; Chung, Chilhee
Author_Institution :
Flash Core Technol. Lab., Samsung Electron. Co. Ltd., Hwasung, South Korea
fYear :
2010
Firstpage :
127
Lastpage :
128
Abstract :
A new cell structure of NAND memory devices, which employs an additional nitride layer between the top of a floating gate (FG) and inter-poly dielectrics (IPD), is devised to lesson a high electric field on the FG top edges during program. The cell structure is proved to be promising in sub-20 nm NAND generation in terms of larger program window, better endurance, and more robust data retention, which are obtained by decreasing a leakage current of IPD relating with the electric field on the FG top edges.
Keywords :
flash memories; logic gates; silicon compounds; NAND flash memory; Si3N4; data retention; electric field; floating gate cell structure; interpoly dielectrics; leakage current; program window; size 20 nm; Electric fields; Flash memory; Leakage current; Logic gates; Periodic structures; Silicon compounds; Voltage measurement; IPD field crowding; NAND; cell structure; sub-20 nm;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Technology (VLSIT), 2010 Symposium on
Conference_Location :
Honolulu
Print_ISBN :
978-1-4244-5451-8
Electronic_ISBN :
978-1-4244-5450-1
Type :
conf
DOI :
10.1109/VLSIT.2010.5556197
Filename :
5556197
Link To Document :
بازگشت