Title :
Characterization of fine-pitch solder bump joint and package warpage for low K high-pin-count flip-chip BGA through Shadow Moiré and Micro Moiré techniques
Author :
Liu, An-Hong ; Wang, David W. ; Huang, Hsiang-Ming ; Sun, Ming ; Lin, Muh-Ren ; Zhong, Chonghua ; Hwang, Sheng-Jye ; Lu, Hsuan-Heng
Author_Institution :
ChipMOS Technol. INC., Tainan, Taiwan
Abstract :
Flip chip-substrate interconnect joint reliability using either leaded, lead-free solder bumps or more recent Cu pillar, has been well recognized since the first flip chip package was developed and started volume production. Recently the relative displacement between the bump and bump pad, induced by package warpage, has received significantly increasing interest, especially for those devices with low K dielectric and fine-pitch interconnects (solder bump, eutectic tin-lead, lead free or Cu pillar), as the pitch becomes smaller and the package body size becomes larger. In order to quantitatively characterize the physical relation between package micron-level warpage and solder bump nano-level displacement, a systematic study of warpage characteristics of 1112-ball flip-chip BGA with and without a heat spreader was carried out in this study, using both Shadow Moiré technique and Micro Moiré interferometry. Shadow Moiré technique was used to characterize the overall package warpage between room temperature and solder ball reflow temperature of 230°C. Micro Moiré interferometry was carried out at temperature range from room temperature to 114°C. Effects of a heat spreader on the total package warpage were characterized through Shadow Moiré measurement which clearly showed it is effective to alter the warpage pattern of a package from convex(w/o) to concave(w/), while the package warpage of both types of packages were well-controlled under 16um. Furthermore, the correlation between Shadow Moiré and Micro Moiré is also described in this study. A close correlation between two interferometry results is established. This study develops a very useful physical method enables a direct and quantitative estimation of solder bump displacement in terms of package-level warpage. Results can be used to evaluate chip-level interconnect reliability, packaging design and materials selection, particularly, fo- - r the next generation of Si nodes and the implementation of new low-K dielectric.
Keywords :
ball grid arrays; fine-pitch technology; flip-chip devices; integrated circuit interconnections; integrated circuit reliability; low-k dielectric thin films; reflow soldering; 1112-ball flip-chip BGA; bump pad; chip-level interconnect reliability; eutectic tin-lead; fine-pitch interconnects; fine-pitch solder bump joint; flip chip package; flip chip-substrate interconnect joint reliability; heat spreader; lead free pillar; lead-free solder bumps; leaded solder bumps; low K high-pin-count flip-chip BGA; materials selection; micro Moire interferometry; micro Moire technique; package micron-level warpage; package-level warpage; packaging design; relative displacement; shadow Moire technique; solder ball reflow temperature; solder bump displacement; solder bump nanolevel displacement; temperature 20 degC to 114 degC; temperature 230 C; warpage characteristics; warpage pattern; Dielectrics; Gratings; Heating; Optical interferometry; Semiconductor device measurement; Temperature measurement;
Conference_Titel :
Electronic Components and Technology Conference (ECTC), 2011 IEEE 61st
Conference_Location :
Lake Buena Vista, FL
Print_ISBN :
978-1-61284-497-8
Electronic_ISBN :
0569-5503
DOI :
10.1109/ECTC.2011.5898547