Title : 
Efficient metallic carbon nanotube removal readily scalable to wafer-level VLSI CNFET circuits
         
        
            Author : 
Wei, Hai ; Patil, Nishant ; Zhang, Jie ; Lin, Albert ; Chen, Hong-Yu ; Wong, H. S Philip ; Mitra, Subhasish
         
        
            Author_Institution : 
Stanford Univ., Stanford, CA, USA
         
        
        
        
        
            Abstract : 
We experimentally demonstrate, for the first time, a new metallic carbon nanotube (CNT) removal technique that can be readily scaled to full-wafer-scale. Existing metallic CNT removal techniques either do not remove enough metallic CNTs, or are not VLSI-compatible, or impose very large area costs when applied to wafer-scale VLSI (up to 200%). In contrast, our new technique retains VLSI-compatibility, achieves high Ion/Ioff of up to 106 and, at the same time, is readily scalable to full-wafer-level with <;1% area cost. Using our new technique, we demonstrate cascaded CNFET logic circuits immune to CNT imperfections such as mis-positioned and metallic CNTs.
         
        
            Keywords : 
carbon nanotubes; field effect transistors; logic circuits; wafer-scale integration; VLSI-compatibility; cascaded CNFET logic circuit; full-wafer-scale; metallic CNT removal technique; metallic carbon nanotube removal; wafer-level VLSI CNFET circuit; wafer-scale VLSI; CNTFETs; Electric breakdown; Electrodes; Inverters; Layout; Logic gates; Metals;
         
        
        
        
            Conference_Titel : 
VLSI Technology (VLSIT), 2010 Symposium on
         
        
            Conference_Location : 
Honolulu
         
        
            Print_ISBN : 
978-1-4244-5451-8
         
        
            Electronic_ISBN : 
978-1-4244-5450-1
         
        
        
            DOI : 
10.1109/VLSIT.2010.5556242