DocumentCode :
1730238
Title :
A Mature Methodology for Implementing Multi-Valued Logic in Silicon
Author :
Nodine, Mark H. ; Files, Craig M.
Author_Institution :
Intrinsity, Inc., Austin, TX
fYear :
2008
Firstpage :
2
Lastpage :
7
Abstract :
This paper gives an overview of methods proposed for implementing multi-valued logic in CMOS and then describes Intrinsity´s patented Fast14reg Technology as a mature methodology for silicon implementation of multi-valued logic. To the authors´ knowledge, no previous method of implementing multi-valued logic has been demonstrated with a design of the complexity of a microprocessor core. Fast14 Technology is based upon three fundamental characteristics including the use of (1) footed NMOS transistor domino logic, (2) multi-phased overlapping clocks, and (3) 1-of-N encoding of MVL signals. To provide additional opportunities for power optimization, the concepts of null value and mutex properties are introduced, presenting additional challenges for MVL representation and synthesis.
Keywords :
CMOS logic circuits; multivalued logic; CMOS; Fasti14reg Technology; MVL signals; NMOS transistor domino logic; multiphased overlapping clocks; multivalued logic; silicon; CMOS logic circuits; CMOS technology; Circuit simulation; Clocks; Encoding; MOSFETs; Microprocessors; Multivalued logic; Silicon; Voltage; 1-of-N encoding; domino logic; null value; one-hot encoding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Multiple Valued Logic, 2008. ISMVL 2008. 38th International Symposium on
Conference_Location :
Dallas, TX
ISSN :
0195-623X
Print_ISBN :
978-0-7695-3155-7
Type :
conf
DOI :
10.1109/ISMVL.2008.30
Filename :
4539393
Link To Document :
بازگشت