Title :
Design of High-Performance Quaternary Adders Based on Output-Generator Sharing
Author :
Shirahama, Hirokatsu ; Hanyu, Takahiro
Author_Institution :
Res. Inst. of Electr. Commun., Tohoku Univ., Sendai
Abstract :
Simple implementations of quaternary full adders are proposed for a high-performance multi-processor which consists of many processing elements (PEs). Arbitrary quaternary functions are represented by the combination of input-value conversion and several quaternary output generations. The use of appropriate input-value conversion makes it possible to reduce the number of output generators, which improves the performance of the resulting quaternary full adders. For example, two kinds of single PEs including a quaternary full adder and two flip-flops are implemented using the proposed method and their efficiencies are demonstrated in terms of delay and power dissipation in comparison with those of a corresponding binary CMOS implementation.
Keywords :
adders; multivalued logic circuits; MV circuits; high-performance multiprocessor; high-performance quaternary adders; input-value conversion; multivalued logic; output-generator sharing; processing elements; Adders; Combinational circuits; Delay; Flip-flops; Logic circuits; Multivalued logic; Power dissipation; Sequential circuits; Very large scale integration; Voltage; Carry pre-addition; Current-mode circuit; Differential-pair circuitry; Transfer-gate circuitry; Voltage-mode circuit;
Conference_Titel :
Multiple Valued Logic, 2008. ISMVL 2008. 38th International Symposium on
Conference_Location :
Dallas, TX
Print_ISBN :
978-0-7695-3155-7
DOI :
10.1109/ISMVL.2008.11