DocumentCode :
1731481
Title :
Switching delay variability in NMOS and PMOS PDSOI passgate circuits
Author :
Ketchen, Mark ; Bhushan, Manjul ; Bermon, Stuart
Author_Institution :
IBM Res., Yorktown Heights, NY, USA
fYear :
2005
Firstpage :
68
Lastpage :
69
Abstract :
Switching delays of partially-depleted SOI (PDSOI) CMOS gates are subject to variability depending on the switching history (S. Fung et al., 2000). This variability results from modulation of the threshold voltage by the floating body potential. To characterize this behavior it is important to study device response over a wide range of floating body potentials. We accomplish this by configuring NFETs and PFETs as single ended passgates driven by inverters with the input arrival times at both the source and the gate controlled independently. Representative data from a chip fabricated in an experimental 0.18 μm PDSOI technology is presented and discussed.
Keywords :
CMOS integrated circuits; MOSFET; logic gates; silicon-on-insulator; 0.18 micron; CMOS gates; NFET; NMOS PDSOI passgate circuits; PFET; PMOS PDSOI passgate circuits; floating body potential; inverters; partially-depleted SOI; switching delay variability; threshold voltage; Delay effects; Feeds; History; Inverters; MOS devices; Propagation delay; Pulse measurements; Semiconductor device measurement; Switching circuits; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Technology, 2005. (VLSI-TSA-Tech). 2005 IEEE VLSI-TSA International Symposium on
ISSN :
1930-8868
Print_ISBN :
0-7803-9058-X
Type :
conf
DOI :
10.1109/VTSA.2005.1497084
Filename :
1497084
Link To Document :
بازگشت