Title :
A fault tolerant ATM switching architecture
Author :
Anan, Muhammad ; Guizani, Mohsen
Author_Institution :
Service Establishment Technol. Solutions, Sprint Telecommun. Co., USA
fDate :
2/1/2000 12:00:00 AM
Abstract :
This paper proposes a new fault-tolerant, self-routing, and high performance switching architecture for ATM networks based on multistage interconnection networks (MINs). It consists of two closely linked Banyan networks. Links are provided at every stage to allow cells to transfer to and from each plane. Reliability analysis shows that this architecture has a much fault-tolerance than some of the fault-tolerant ATM networks found in the literature. Simulation results also indicate that the proposed architecture offers better performance in terms of cell loss rates with or without the presence of faults in the network. The proposed architecture offers high throughput with acceptable cell delay time, low cost, simple routing, and priority of messages. Furthermore, the proposed switch architecture is modular in its design making it ideal for VLSI implementation
Keywords :
asynchronous transfer mode; fault tolerant computing; multistage interconnection networks; VLSI implementation; cell delay time; cell loss rates; closely linked Banyan networks; fault tolerant ATM switching architecture; high performance switching architecture; multistage interconnection networks; reliability analysis; self-routing; simulation results; Asynchronous transfer mode; Costs; Delay effects; Fault tolerance; Multiprocessor interconnection networks; Performance loss; Routing; Switches; Throughput; Very large scale integration;
Conference_Titel :
Performance, Computing, and Communications Conference, 2000. IPCCC '00. Conference Proceeding of the IEEE International
Conference_Location :
Phoenix, AZ
Print_ISBN :
0-7803-5979-8
DOI :
10.1109/PCCC.2000.830331