DocumentCode :
1732663
Title :
A robustness-oriented design tool for the topology selection in analog synthesis
Author :
Schwartz, François ; Sun, Qing ; Michel, Jacques ; Herve, Yannick
Author_Institution :
Joint Lab., Univ. of Strasbourg, Strasbourg, France
fYear :
2010
Firstpage :
1
Lastpage :
5
Abstract :
In order to solve two major bottlenecks of the analog design flow: the time-to-market and the production yield, we introduce in this paper a design tool for measuring the robustness capability of the analog circuit topologies with the guarantee of fulfilling all the design specifications. With this measure, we can describe the feasible subspace by using the set inversion algorithm. A robustness estimation example of a differential pair of a miller CMOS OTA is shown to illustrate this method.
Keywords :
CMOS analogue integrated circuits; analogue integrated circuits; integrated circuit yield; operational amplifiers; CMOS; OTA; analog circuit topologies; analog design flow; analog synthesis; operational transconductance amplifiers; production yield; robustness-oriented design tool; time-to-market; Approximation methods; Conferences; Equations; Mathematical model; Optimization; Robustness; Topology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Symbolic and Numerical Methods, Modeling and Applications to Circuit Design (SM2ACD), 2010 XIth International Workshop on
Conference_Location :
Gammath
Print_ISBN :
978-1-4244-6816-4
Type :
conf
DOI :
10.1109/SM2ACD.2010.5672290
Filename :
5672290
Link To Document :
بازگشت