Title :
A synthesis system for bus-based wavefront array architectures
Author :
Hartenstein, Reiner W. ; Becker, Jürgen ; Herz, M. ; Kress, Rainer ; Nageldinger, Ulrich
Author_Institution :
Kaiserslautern Univ., Germany
Abstract :
A datapath synthesis system (DPSS) for a bus-based wavefront array architecture, called rDPA (reconfigurable datapath architecture), is presented. An internal data bus to the array simplifies the access of the processing elements for data manipulations. The DPSS allows automatic mapping of high level datapath structures onto the rDPA without manual interaction. Optimization techniques are sketched. The rDPA is scalable to arbitrarily large arrays and reconfigurable to be adaptable to the computational problem. Fine grained parallelism is achieved by using simple reconfigurable processing elements which are called datapath units (DPUs). The rDPA can be used as a reconfigurable ALU in transport-triggered architectures as well as for rapid prototyping of high speed datapaths
Keywords :
parallel architectures; reconfigurable architectures; software prototyping; automatic mapping; bus-based wavefront array architectures; data manipulations; datapath synthesis system; datapath units; fine grained parallelism; high speed datapaths; internal data bus; rapid prototyping; reconfigurable datapath architecture; synthesis system; Adaptive arrays; Centralized control; Computer architecture; Decoding; Distributed control; Hardware; Parallel processing; Pipeline processing; Prototypes; Systolic arrays;
Conference_Titel :
Application Specific Systems, Architectures and Processors, 1996. ASAP 96. Proceedings of International Conference on
Conference_Location :
Chicago, IL
Print_ISBN :
0-8186-7542-X
DOI :
10.1109/ASAP.1996.542822