Title :
High throughput and fine pitch Cu-Cu interconnection technology for multichip chip-last embedding
Author :
Choudhury, Abhishek ; Kumbhat, Nitesh ; Khan, Sadia A. ; Raj, P. Markondeya ; Sundaram, Venky ; Meyer-Berg, Georg ; Tummala, Rao
Author_Institution :
3D Syst. Packaging Res. Center, Georgia Inst. of Technol., Atlanta, GA, USA
Abstract :
Ultra-thin packages with embedded actives for high functional density have become strategically important with fast growing market for portable electronics. 3D Packaging Research Center at Georgia Tech is pioneering a chip-last approach for die embedding using adhesively bonded copper bumps to enable ultra-fine pitch chip-to-package interconnections. This paper presents three advancements over the adhesive bonding technology demonstrated previously- 1) A novel method to perform chip-last at panel-level, leading to 10-15× reduction in assembly time per die, 2) Improved 2-step assembly process to achieve simultaneous die embedding and cavity planarization, and 3) Adhesive bonding of high I/O die. To demonstrate high throughput assembly, x-ray and electrical yield results for an 8-10 dies, simultaneously bonded on a 3" × 3" panel with high accuracy have been discussed. The assembly process modification yielded planarization of the gap between the die and cavity wall to <;1μm. Electrical yield of adhesively bonded large die with ~800 I/Os has also been discussed. These technology advancements aim to address some of the key limitations of conventional adhesive based assemblies, thus making chip-last adhesive bonding with low profile copper-to-copper interconnections a robust chip embedding solution for next-generation of highly integrated heterogeneous subsystems.
Keywords :
adhesive bonding; chip scale packaging; copper; fine-pitch technology; multichip modules; planarisation; adhesive bonding; cavity planarization; copper bumps; copper-to-copper interconnection; die embedding; fine pitch Cu-Cu interconnection technology; high functional density; high throughput Cu-Cu interconnection technology; multichip chip-last embedding; portable electronics; ultra-fine pitch chip-to-package interconnection; ultra-thin package; Assembly; Bonding; Cavity resonators; Copper; Substrates; Surface treatment; Throughput;
Conference_Titel :
Electronic Components and Technology Conference (ECTC), 2011 IEEE 61st
Conference_Location :
Lake Buena Vista, FL
Print_ISBN :
978-1-61284-497-8
Electronic_ISBN :
0569-5503
DOI :
10.1109/ECTC.2011.5898794