DocumentCode :
1734142
Title :
Engineering Test Coverage on Complex Sockets
Author :
Schneider, Myron J. ; Shafi, Ayub
Author_Institution :
Agilent Technol., Loveland, CO
fYear :
2008
Firstpage :
1
Lastpage :
9
Abstract :
Sockets used for complex CPUs or System-on-a-chip (SOC) devices present extraordinary challenges for In-Circuit test. They usually have a large number of pins packed into a very small area. Additionally, a large percentage of the pins in the socket are power and ground pins that have limited or no discernible test coverage. Test industry solutions for these challenges have included functional test, inserted custom silicon test chips, and vector-less test. These solutions typically have one or more tradeoffs of time, complexity, cost, or coverage. This paper presents an extension to Network Parameter Measurement technology that allows vector-less test methodologies to overcome many of the challenges that sockets present.
Keywords :
integrated circuit testing; microprocessor chips; system-on-chip; central processing unit; engineering test coverage; functional test; ground pins; in-circuit test; power pins; socket pins; system-on-a-chip; vector-less test; Automatic testing; Circuit testing; Connectors; Pins; Power distribution; Signal design; Sockets; Software testing; System testing; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 2008. ITC 2008. IEEE International
Conference_Location :
Santa Clara, CA
ISSN :
1089-3539
Print_ISBN :
978-1-4244-2402-3
Electronic_ISBN :
1089-3539
Type :
conf
DOI :
10.1109/TEST.2008.4700578
Filename :
4700578
Link To Document :
بازگشت