Title :
On-line Failure Detection in Memory Order Buffers
Author :
Carretero, J. ; Vera, X. ; Chaparro, P. ; Abella, J.
Author_Institution :
Intel Labs., Univ. Politec. de Catalunya, Barcelona
Abstract :
Technology scaling leads to burn-in phase out and higher post-silicon test complexity, which increases in-the-field error rate due to both latent defects and actual errors respectively. As a consequence, current reliability qualification methods will likely be infeasible. Microarchitecture knowledge of application runtime behavior offers a possibility to have low-cost continuous online testing techniques to cope with hard errors in the field. Whereas data can be protected with redundancy (like parity or ECC), there is a lack of mechanisms for control logic. This paper proposes a microarchitectural approach for validating that the memory order buffer logic works correctly.
Keywords :
error detection; failure analysis; microprocessor chips; semiconductor device reliability; control logic; in-the-field error rate; latent defects; memory order buffers; microarchitecture knowledge; on-line failure detection; redundancy; reliability qualification; runtime behavior; Costs; Error correction codes; Hardware; Logic devices; Microarchitecture; Protection; Sprites (computer); Testing; Thermal degradation; Voltage;
Conference_Titel :
Test Conference, 2008. ITC 2008. IEEE International
Conference_Location :
Santa Clara, CA
Print_ISBN :
978-1-4244-2402-3
Electronic_ISBN :
1089-3539
DOI :
10.1109/TEST.2008.4700582