Title :
Enabling high-speed turbo-decoding through concurrent interleaving
Author :
Thul, Michael J. ; Wehn, Norbert ; Rao, Lakshmi P.
Author_Institution :
Inst. of Microelectron. Syst., Kaiserslautern Univ., Germany
fDate :
6/24/1905 12:00:00 AM
Abstract :
Turbo-codes are among the most advanced channel coding schemes and are already part of the 3rd generation wireless communication standards. Future applications, however, will have a demand for higher throughput than the currently targeted 2 Mbit/s, leading to a need for highly parallelized architectures for turbo-decoding. Those where until now nearly infeasible because the component decoders are separated by interleavers, which form a bottleneck between them. This paper presents for the first time architectures that perform concurrent instead of sequential interleaving, thus widening the interleaver bottleneck and enabling parallelized high-speed turbo-decoders. As no limitations on the interleaver design are implied, standard compliant turbo-decoders for high throughput are now feasible. Optimizations for high degrees of parallelization are derived, applied, and validated using our simulated and synthesized register transfer level model. Thus, a whole design space is provided instead of just a single architecture.
Keywords :
channel coding; error correction codes; interleaved codes; iterative decoding; turbo codes; channel coding; concurrent interleaving; forward error correction; high-speed turbo-decoding; highly parallelized architectures; interleaver bottleneck; register transfer level model; turbo codes; Channel coding; Communication standards; Forward error correction; Interleaved codes; Iterative decoding; Microelectronics; Random access memory; Read-write memory; Throughput; Turbo codes;
Conference_Titel :
Circuits and Systems, 2002. ISCAS 2002. IEEE International Symposium on
Print_ISBN :
0-7803-7448-7
DOI :
10.1109/ISCAS.2002.1009986