DocumentCode :
1735409
Title :
Dynamic stage matching for parallel pipeline A/D converters
Author :
Bernardinis, Gabriele ; Malcovati, Piero ; Maloberti, Franco ; Soenen, Eric
Author_Institution :
Dept. of Electr. Eng., Pavia Univ., Italy
Volume :
1
fYear :
2002
fDate :
6/24/1905 12:00:00 AM
Abstract :
Parallel time-interleaved analog-to-digital converters (ADCs) promise very high-speed performance and reasonable power consumption at the expense of silicon area. Unfortunately, timing and transfer function mismatches among the parallel converter channels introduce harmonic distortion, severely limiting the linearity. A new and simple method to reduce the mismatch-induced non-linearity is proposed in this paper for pipeline ADCs. Entire stages of the pipeline are randomly swapped to average out the corresponding offset and gain error mismatches. Detailed behavioral simulations show the effectiveness of the approach in a two-channels 10 bit, 200 MS/s, 9-stage pipeline ADC.
Keywords :
analogue-digital conversion; harmonic distortion; pipeline processing; timing; transfer functions; 10 bit; dynamic stage matching; gain error mismatches; harmonic distortion; mismatch-induced nonlinearity; offset mismatches; parallel converter channels; parallel pipeline A/D converters; power consumption; time-interleaved analog-to-digital converters; timing; transfer function mismatches; Analog-digital conversion; Calibration; Energy consumption; Harmonic distortion; Linearity; Noise reduction; Pipelines; Silicon; Timing; Transfer functions;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2002. ISCAS 2002. IEEE International Symposium on
Print_ISBN :
0-7803-7448-7
Type :
conf
DOI :
10.1109/ISCAS.2002.1009988
Filename :
1009988
Link To Document :
بازگشت