DocumentCode :
1735497
Title :
On Accelerating Path Delay Fault Simulation of Long Test Sequences
Author :
Huang, I-De ; Chang, Yi-Shing ; Natarajan, Suriyaprakash ; Sharma, Ramesh ; Gupta, Sandeep K.
Author_Institution :
Intel Corp., Santa Clara, CA
fYear :
2008
Firstpage :
1
Lastpage :
9
Abstract :
In this paper, we propose an approach to accelerate path delay fault simulation of long test sequences. Several key ideas, namely judicious selection of path delay faults to be simulated, extraction of a compact set of necessary conditions to detect selected faults at primary inputs, and an on-demand selective simulation of input vectors based on their satisfaction of these necessary conditions, are proposed. We demonstrate the benefits of our methodology via experiments on benchmark circuits, with one large test case (S9234) showing a 114X speed-up over a traditional approach.
Keywords :
benchmark testing; fault simulation; sequential circuits; benchmark circuits; input vectors on-demand selective simulation; long test sequences; path delay fault simulation; sequential circuit; Acceleration; Circuit faults; Circuit simulation; Circuit testing; Clocks; Computational modeling; Delay; Frequency; Life estimation; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 2008. ITC 2008. IEEE International
Conference_Location :
Santa Clara, CA
ISSN :
1089-3539
Print_ISBN :
978-1-4244-2402-3
Electronic_ISBN :
1089-3539
Type :
conf
DOI :
10.1109/TEST.2008.4700625
Filename :
4700625
Link To Document :
بازگشت