Title :
An Adjustable Clock Scan Structure for Reducing Testing Peak Power
Author :
Jinyi, Zhang ; Tianbao, Zhang ; Feng, Yun ; Jianghua, Gui
Author_Institution :
Shanghai Univ., Shanghai
Abstract :
Power consumption during testing is becoming a primary concern. In this paper, an adjustable clock scan structure is presented. It can significantly reduce the peak power consumption during testing. The adjustable clock controlling multiple scan chains is used to reduce SA (switching activity) and avoid simultaneous shifting operation. Compared with exiting techniques of low power scan testing, the adjustable clock scan structure has numerous advantages. It keeps peak power below a limit and maintains the same fault coverage. Moreover, it only takes up small DFT hardwires. Theoretical analysis and experiments on ISCAS89 benchmark circuits conformably show that the peak power consumption is reduced by about 60% during testing.
Keywords :
clocks; design for testability; power consumption; ISCAS89 benchmark circuits; adjustable clock scan structure; multiple scan chains; power consumption; switching activity; testing peak power reduction; Capacitance; Circuit testing; Clocks; Design for testability; Electronic equipment testing; Energy consumption; Instruments; Power measurement; System testing; Voltage; Design for testability; circuits under test; fault coverage; peak power consumption;
Conference_Titel :
Electronic Measurement and Instruments, 2007. ICEMI '07. 8th International Conference on
Conference_Location :
Xi´an
Print_ISBN :
978-1-4244-1136-8
Electronic_ISBN :
978-1-4244-1136-8
DOI :
10.1109/ICEMI.2007.4351162