DocumentCode :
1740327
Title :
A hardware reduced multiplier for low power design
Author :
Lee, Kwang Hyun ; Rim, Chong Suck
Author_Institution :
Scodu Logic Inc., Seoul, South Korea
fYear :
2000
fDate :
2000
Firstpage :
331
Lastpage :
334
Abstract :
In this paper, we proposed a hardware reduced multiplier for DSP applications. In many DSP applications, all multiplier output bits were not used, but only upper bits of output were used. Kidambi [1995] proposed a truncated unsigned multiplier for this idea. In this paper, we adopt this truncation scheme for a Booth multiplier which can be used in real DSP systems more efficiently. Also, our truncated Booth multiplier guaranteed 0 input to 0 output that was not provided in previous papers. Truncated Booth multiplier reduced area by about 37.48% and power consumption by about 44%
Keywords :
digital signal processing chips; integrated circuit design; low-power electronics; multiplying circuits; DSP applications; area; hardware reduced multiplier; low power design; power consumption; real DSP systems; truncated Booth multiplier; Adders; Application software; Circuits; Computer science; Digital signal processing; Energy consumption; Error correction; Finite wordlength effects; Hardware; Logic design;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASICs, 2000. AP-ASIC 2000. Proceedings of the Second IEEE Asia Pacific Conference on
Conference_Location :
Cheju
Print_ISBN :
0-7803-6470-8
Type :
conf
DOI :
10.1109/APASIC.2000.896975
Filename :
896975
Link To Document :
بازگشت