DocumentCode :
1743943
Title :
Design and implementation of FPGA-based control IC for 3-phase PWM inverter with optimized SVM schemes
Author :
Sangchai, Worranart ; Wiangtong, Theerayod ; Hongyapanun, Apichai ; Wardkean, Pramote
Author_Institution :
Mahanakorn Univ. of Technol., Bangkok, Thailand
fYear :
2000
fDate :
2000
Firstpage :
144
Lastpage :
147
Abstract :
This paper presents a novel idea to integrate three PWM schemes based on the Space Vector Modulation (SVM) technique. This includes alternating zero sequence, symmetric sequence and bus clamping strategies all of which are implemented using a single FPGA chip which provides several advantages. A flexible, reliable and very compact system is obviously obtained from this designed chip. Moreover, faster design and verification time, design change without penalty, are additional benefits resulted from FPGA-based IC design. The optimized SVM schemes, frequencies and programmable deadtime that are used to adjust output signals can be set through either 4×4 keypad or microprocessor port
Keywords :
AC motor drives; PWM invertors; field programmable gate arrays; modulation; FPGA-based control IC; alternating zero sequence; bus clamping; microprocessor port; optimized SVM schemes; output signals; programmable deadtime; space vector modulation; symmetric sequence; three-phase PWM inverter; verification time; Circuits; Design optimization; Field programmable gate arrays; Pulse width modulation; Pulse width modulation inverters; Space technology; Space vector pulse width modulation; Support vector machines; Switching loss; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2000. IEEE APCCAS 2000. The 2000 IEEE Asia-Pacific Conference on
Conference_Location :
Tianjin
Print_ISBN :
0-7803-6253-5
Type :
conf
DOI :
10.1109/APCCAS.2000.913427
Filename :
913427
Link To Document :
بازگشت