DocumentCode :
1744287
Title :
Using mission logic for embedded testing
Author :
Dorsch, Rainer ; Wunderlich, Hans-Joachim
Author_Institution :
Comput. Archit. Lab., Stuttgart Univ., Germany
fYear :
2001
fDate :
2001
Firstpage :
805
Abstract :
Testing logic cores of a system-on-a-chip causes a high test data volume which has to be stored on the external automatic test equipment (ATE), a high bandwidth requirement between ATE and the chip under test implying the need for high-speed ATE. This paper reduces these requirements by reusing embedded cores during test mode as embedded testers, Hard, firm, and soft cores may be reused, since only the functionality of the core in system mode is used
Keywords :
application specific integrated circuits; automatic test equipment; automatic test pattern generation; integrated circuit testing; logic testing; bandwidth requirement; embedded testing; external automatic test equipment; firm cores; hard cores; high-speed ATE; logic cores; mission logic; soft cores; system-on-a-chip; test data volume; test mode; Bandwidth; Computer architecture; Costs; Frequency; Hardware; Integrated circuit testing; Logic testing; System testing; System-on-a-chip; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe, 2001. Conference and Exhibition 2001. Proceedings
Conference_Location :
Munich
ISSN :
1530-1591
Print_ISBN :
0-7695-0993-2
Type :
conf
DOI :
10.1109/DATE.2001.915131
Filename :
915131
Link To Document :
بازگشت